# معماری کامپیوتر

فصل ده موازیسازی



## Computer Architecture

Chapter Ten Parallelism





## Copyright Notice

Parts (text & figures of this lecture are adopted from:

- M. Mano, "Computer System Architecture", Pearson, 1999
- D. Patterson & J. Hennessey, "Computer Organization & Design, The Hardware/SoftwareInterface", 6<sup>th</sup> Ed., MK publishing, 2020
- W. Stallings, "Computer Organization and Architecture, Designing for Performance", 10<sup>th</sup> Ed., Pearson, 2016
- A. Tanenbaum, "Structured Computer Organization", 5<sup>th</sup> Ed., Pearson, 2006



Spring 2024



## **Outlines**

- o Instruction-level Parallelism
- o Processor-level Parallelism
- Flynn Classification
- O HW vs. SW Parallelism





## Seven Design Ideas

- o Use abstraction to simplify design
- o Make the common case fast
- o Performance via parallelism
- o Performance via pipelining
- o Performance via prediction
- o Hierarchy of memories
- o Dependability via redundancy



5

Energy efficiency has replaced die area as the most critical resource of microprocessor design. Conserving power while trying to increase performance has forced the hardware industry to switch to multicore microprocessors, thereby forcing the software industry to switch to programming parallel hardware. **Parallelism** is now required for performance. [Patterson2020]



## Performance via Parallelism

- o Parallelism:
  - · doing two or more things at once
- o Instruction-level parallelism:
  - parallelism is exploited within individual instructions
- Processor-level parallelism:
  - CPUs work together on the same problem



6

[Tanenbaum2006]



### Instruction-level Parallelism

- Parallelism is exploited within individual instructions
  - Pipelining: instruction execution is divided into many parts, run in parallel
  - Superscalar Architectures: two or more instructions executed in parallel



7

[Tanenbaum2006]





## Temporal vs. Spatial Parallelism

#### Temporal parallelism (Pipelining)



- · A task is broken into stages, like an assembly line
- Multiple tasks can be spread across the stages
- Each task must pass through all stages, but a different task will be in each stage at any given time so multiple tasks can overlap

#### Spatial parallelism

 Multiple copies of the hardware are provided so that multiple tasks can be done at the same time





It has been known for years that the actual fetching of instructions from memory is a major bottleneck in instruction execution speed. To alleviate this problem, computers going back at least as far as the IBM Stretch (1959) have had the ability to fetch instructions from memory in advance, so they would be there when they were needed.

These instructions were stored in a special set of registers called the **prefetch buffer**. This way, when an instruction was needed, it could usually be taken from the prefetch buffer rather than waiting for a memory read to complete.

In effect, prefetching divides instruction execution into two parts: fetching and actual execution. The concept of a **pipeline** carries this strategy much further. Instead of being divided into only two parts, instruction execution is often divided into many (often a dozen or more) parts, each one handled by a dedicated piece of hardware, all of which can run in parallel. [Tanenbaum2006]



**Figure 2-4.** (a) A five-stage pipeline. (b) The state of each stage as a function of time. Nine clock cycles are illustrated. [Tanenbaum2006]



Here a single instruction fetch unit fetches pairs of instructions together and puts each one into its own pipeline, complete with its own ALU for parallel operation. To be able to run in parallel, the two instructions must not conflict over resource usage (e.g., registers), and neither must depend on the result of the other. [Tanenbaum2006]



The basic idea here is to have just a single pipeline but give it multiple functional units. For example, the Intel Core architecture has a structure similar to this figure. Implicit in the idea of a superscalar processor is that the S3 stage can issue instructions considerably faster than the S4 stage is able to execute them.

The term **superscalar architecture** was coined for this approach in 1987 (Agerwala and Cocke, 1987). Its roots, however, go back more than 40 years to the CDC 6600 computer. The 6600 fetched an instruction every 100 nsec and passed it off to one of 10 functional units for parallel execution while the CPU went off to get the next instruction. [Tanenbaum2006]



#### Processor-level Parallelism

- CPUs work together on the same problem
  - Data Parallel Computers
    - o same calculations performed on different sets of data
  - Multiprocessors: (tightly coupled)
    - a system with more than one CPU sharing a common memory (SMP or NUMA)
  - Multicomputers: (loosely coupled)
    - large numbers of interconnected computers, each having its own private memory



oring 2024

14

While CPUs keep getting faster, eventually they are going to run into the problems with the speed of light. Faster chips also produce more heat, whose dissipation is a huge problem.

Instruction-level parallelism helps a little, but pipelining and superscalar operation rarely win more than a factor of five or ten. To get gains of 50, 100, or more, the only way is to design computers with multiple CPUs. [Tanenbaum2006]

SMP: Symmetric MultiProcesors

NUMA: NonUniform Memory Access



## **Data Parallel Computers**

- Same calculations are performed repeatedly on many different sets of data
- Vector Processors
  - An extension to single processing
  - Operations are performed in a single, heavily pipelined functional unit
- SIMD Array Processors
  - a large number of identical processors that perform same sequence of instructions on different sets of data (e.g. GPUs)



15

Data Parallel Computers: [Tanenbaum2006]

**SIMD processors:** consist of a large number of identical processors that perform the same sequence of instructions on different sets of data. (e.g. GPUs)

**Vector processors:** unlike a SIMD processor, all of the operations are performed in a single, heavily pipelined functional unit



In a vector processor, the operation is specified with a single vector instruction and the instruction is executed in an arithmetic pipeline. [Mano1999]



In a vector processor, the operation is specified with a single vector instruction and the instruction is executed in an arithmetic pipeline. [Mano1999]



An SIMD array processor is a computer with multiple processing units operating in parallel. The processing units are synchronized to perform the same operation under the control of a common control unit, thus providing a single instruction stream, multiple data stream (SIMD) organization. [Mano1999]



FIGURE 6.7 Classic organization of a shared memory multiprocessor. [Patterson2020]

#### **SMP (Symmetric MultiProcessors):** [Stallings2016]

- 1. There are two or more similar processors of comparable capability.
- **2.** These processors share the same main memory and I/O facilities and are interconnected by a bus or other internal connection scheme, such that memory access time is approximately the same for each processor.
- **3.** All processors share access to I/O devices, either through the same channels or through different channels that provide paths to the same device.
- **4.** All processors can perform the same functions (hence the term *symmetric*).
- **5.** The system is controlled by an integrated operating system that provides interaction between processors and their programs at the job, task, file, and data element levels.



#### Multiprogramming & Multiprocessing:

If the work to be done by a computer can be organized so that some portions of the work can be done in parallel, then a system with multiple processors will yield greater performance than one with a single processor of the same type

## **SMP** Advantages

- Performance
  - If some work can be done in parallel
- Availability
  - Since all processors can perform the same functions, failure of a single processor does not halt the system
- o Incremental growth
  - User can enhance performance by adding additional processors
- Scaling
  - Vendors can offer range of products based on number of processors



Spring 2024



Computer Architecture

#### Time Shared Bus

- Simplest form
- Structure and interface similar to single processor system
- o Following features provided
  - · Addressing: distinguish modules on bus
  - Arbitration: any module can be temporary master
  - Time sharing: if one module has the bus, others must wait and may have to suspend
- Now have multiple processors as well as multiple I/O modules



Spring 2024



#### Time Share Bus (pros & cons)

- Simplicity
- Flexibility
- Reliability
- ® Performance limited by bus cycle time
- ® Each processor should have local cache
  - Reduce number of bus accesses
- Leads to problems with cache coherence
  - Solved in hardware



Spring 2024

24

**Simplicity:** This is the simplest approach to multiprocessor organization. The physical interface and the addressing, arbitration, and time-sharing logic of each processor remain the same as in a single-processor system.

**Flexibility:** It is generally easy to expand the system by attaching more processors to the bus.

**Reliability:** The bus is essentially a passive medium, and the failure of any attached device should not cause failure of the whole system.

The **cache coherence** problem: If a word is altered in one cache, it could conceivably invalidate a word in another cache. To prevent this, the other processors must be alerted that an update has taken place



FIGURE 6.13 Classic organization of a multiprocessor with multiple private address spaces, traditionally called a message-passing multiprocessor.

Note that unlike the SMP in Figure 6.7, the interconnection network is not between the caches and memory but is instead between processor-memory nodes. [Patterson2020]

Computer Architecture

#### Clusters

- o Alternative to SMP
- o High performance
- High availability
- Server applications
- o A group of interconnected whole computers
- o Working together as unified resource
- o Illusion of being one machine
- o Each computer called a node



Spring 2024



#### **Cluster Benefits**

- Absolute scalability
  - possible to create large clusters of tens, hundreds or even thousands of machines, each of which is a multiprocessor
- Incremental scalability
  - a user can start out with a modest system and expand it as needs grow
- High availability
  - the failure of one node does not mean loss of service
- o Superior price/performance
  - possible to build a cluster with equal or greater computing power than a single large machine, at much lower cost



**Absolute scalability:** It is possible to create large clusters that far surpass the power of even the largest standalone machines. A cluster can have tens, hundreds, or even thousands of machines, each of which is a multiprocessor.

Incremental scalability: A cluster is configured in such a way that it is possible to add new systems to the cluster in small increments. Thus, a user can start out with a modest system and expand it as needs grow, without having to go through a major upgrade in which an existing small system is replaced with a larger system.

High availability: Because each node in a cluster is a standalone computer, the failure of one node does not mean loss of service. In many products, fault tolerance is handled automatically in software.

Superior price/performance: By using commodity building blocks, it is possible to put together a cluster with equal or greater computing power than a single large machine, at much lower cost.



#### [Tanenbaum2006]

Right: A multiprocessor with 16 CPUs sharing a common memory.

Left: A multicomputer with 16 CPUs, each with its own private memory.



#### [Tanenbaum2006]

Right: An image partitioned into 16 sections, each being analyzed by a different CPU.

Left: The bit-map image split up among the 16 memories

Computer Architecture

## Flynn Classification

- o Single instruction, single data (SISD) stream:
  - A single processor executes a single instruction stream to operate on data stored in a single memory
- o Single instruction, multiple data (SIMD) stream:
  - A single machine instruction controls the simultaneous execution of a number of processing elements on a lockstep basis
- o Multiple instruction, single data (MISD) stream:
  - A sequence of data is transmitted to a set of processors, each of which executes a different instruction sequence
- o Multiple instruction, multiple data (MIMD) stream:
  - A set of processors simultaneously execute different instruction sequences on different data sets



Spring 2024

30

[Stallings2016]



#### [Stallings2016]

MIMDs can be subdivided by the means in which the processors Communicate:

- Multiprocessors:
  - If the processors share a common memory, then each processor accesses programs and data stored in the shared memory, and processors communicate with each other via that memory. The most common form of such system is known as a symmetric multiprocessor (SMP), in which, multiple processors share a single memory or pool of memory by means of a shared bus or other interconnection mechanism; a distinguishing feature is that the memory access time to any region of memory is approximately the same for each processor.
  - A more recent development is the nonuniform memory access (NUMA)
    organization, in which the memory access time to different regions of
    memory may differ.
- Multicomputers:
  - A collection of independent uniprocessors or SMPs may be interconnected to form a cluster. Communication among the computers is either via fixed

paths or via some network facility.



[Stallings2016]



[Stallings2016]

The columns of this figure represent the software, which is either inherently sequential or concurrent.

The rows of the figure represent the hardware, which is either serial or parallel. [Patterson2020]

Computer Architecture

## Parallel Processing Programs

- Programmers who care about performance must become parallel programmers, for sequential code now means slow code
- It is difficult to write software that uses multiple processors to complete one task faster, and the problem gets worse as the number of processors increases
- o Challenges:
  - scheduling
  - partitioning the work into parallel pieces
  - balancing the load evenly between the workers
  - time to synchronize
  - overhead for communication between the parties



Spring 2024

35

[Patterson2020]

Computer Architecture

## Parallelism (Summary)

- o Parallelism: doing two or more things at once
- Instruction-level parallelism: parallelism is exploited within individual instructions
  - · Pipelining: instruction execution is divided into many parts, run in parallel
  - Superscalar Architectures: two or more instructions executed in parallel
- o Processor-level parallelism: CPUs work together on the same problem
  - Data Parallel Computers:
    - o same calculations performed on different sets of data
  - Multiprocessors: (tightly coupled)
    - o a system with more than one CPU sharing a common memory
  - Multicomputers: (loosely coupled)
    - o large numbers of interconnected computers, each having its own private memory



Spring 2024